An Innovative Dual-Boost Nine-Level Inverter with Low-Voltage Rating Switches

Meyyam Saeedian ¹, Edris Pouresmaeil ¹,*  Edro Samadadi ², Eduardo Manuel Godinho Rodrigues ³, Radu Godina ⁴ and Mousa Marsband ⁵

¹ Department of Electrical Engineering and Automation, Aalto University, 02150 Espoo, Finland; meysam.saeedian@aalto.fi
² Department of Electronics Design (EKS), Mid Sweden University, Holmgatan 10, 85170 Sundsvall, Sweden; emad.samadadi@miun.se
³ Management and Production Technologies of Northern Aveiro—ESAN, Estrada do Cercal 449, Santiago do Riba-Ul, 3720-509 Oliveira de Azeméis, Portugal; emgrodrigues@ua.pt
⁴ Research and Development Unit in Mechanical and Industrial Engineering (UNIDEMI), Department of Mechanical and Industrial Engineering, Faculty of Science and Technology (FCT), New University of Lisbon, 2829-516 Caparica, Portugal; rd@ubi.pt
⁵ Department of Maths, Physics and Electrical Engineering, Faculty of Engineering and Environment, Northumbria University, Newcastle upon Tyne NE1 8ST, UK; mousa.marzband@northumbria.ac.uk

* Correspondence: edris.pouresmaeil@aalto.fi; Tel.: +358-505-984-479

Received: 3 December 2018; Accepted: 4 January 2019; Published: 9 January 2019

Abstract: This article presents an innovative switched-capacitor based nine-level inverter employing single DC input for renewable and sustainable energy applications. The proposed configuration generates a step-up bipolar output voltage without end-side H-bridge, and the employed capacitors are charged in a self-balancing form. Applying low-voltage rated switches is another merit of the proposed inverter, which leads to extensive reduction in total standing voltage. Thereby, switching losses as well as inverter cost are reduced proportionally. Furthermore, the comparative analysis against other state-of-the-art inverters depicts that the number of required power electronic devices and implementation cost is reduced in the proposed structure. The working principle of the proposed circuit along with its efficiency calculations and thermal modeling are elaborated in detail. In the end, simulations and experimental tests are conducted to validate the flawless performance of the proposed nine-level topology in power systems.

Keywords: power conversion; multilevel inverter; improved switched-capacitor module; multi carrier based modulation

1. Introduction

In recent years, extensive research has been carried out on multilevel inverters (MLIs) due to their potential in various industrial applications, particularly grid-connected renewable energy sources, machine drives, and high-voltage direct current transmission systems. Improved output waveforms quality, reduced device stress (dv/dt), and increased efficiency are some merits of the MLIs in comparison with the standard two-level inverter [1–4]. The most popular traditional/basic multilevel topologies are CHB, NPC, and FC, which have widely been put into commercial use in high/medium voltage systems (above 3 kV). Nonetheless, high control/modulation technique complexity and large power electronic device count (dc power supplies, semiconductors, and capacitors) are cited as demerits of the aforementioned topologies [5–7].

To overcome these drawbacks, researchers and industrialists all around the world are contributing to present innovative topologies with the ability to produce more voltage levels with reduced device
count and to further improve energy efficiency. Apart from that, it has tried to develop MLIs with lower voltage-rating switches and to cope with the voltage unbalancing problem in NPC and FC. These attempts lead not only to reducing filter requirement and simplicity, but also cost/volume reduction of the conversion system [8–10].

Despite a plethora of multilevel topologies that have been presented, intensive effort has been devoted to introduce promising topologies. For example, ref. [11,12] presented novel MLIs employing the technique of switched-capacitor. Although a substantial reduction in the device count is achieved in these topologies as compared to the conventional ones, they however require H-bridge circuits to generate bipolar voltages. This weakness leads to a sharp increase in total standing voltage (TSV) and thereupon switches cost. A single source nine-level (9 L) inverter has been proposed in [13], which applies semiconductors with the same Peak inverse voltage (PIV) equal to input voltage level. Nevertheless, this topology utilizes numerous insulated-gate bipolar transistors (IGBTs) and gate drivers, which enlarge the system. A hybrid cascaded MLI with improved symmetrical sub-module was introduced in [14]. It employs four dc sources and ten switches with high PIVs to produce a 9 L voltage waveform. Furthermore, [15] introduced a single source inverter which is comprised of an H-bridge inverter and two switched-capacitor modules. It employs sixteen IGBTs with low voltage ratings for generating a 7 L output voltage. Yet, these presented MLIs in the literature suffer from either a large number of circuit elements or relatively high PIVs.

In summary, the main contribution of this paper is the development of a modified 9 L inverter for single phase systems, which is superior to all the earlier topologies. The switches employed in the proposed configuration enjoy low PIVs. At the same time, a further reduction in device count and implementation cost is attained in the proposed circuit compared to the traditional/cutting-edge ones. Moreover, there is no difficulty in the capacitors’ charging process since the inverter is inherently self-balanced. Due to the voltage boosting capability, this inverter is proposed for grid-connected renewable energy sources (such as solar and wind farms), uninterruptible power supplies, and electric vehicles in which low input DC voltages are required to be boosted to an acceptable range for these systems.

The rest of this article is structured into five sections. Following the introduction, Section 2 presents the operating principle and a detailed comparative study of the proposed topology in order to demonstrate the superiority of the proposed inverter against newest 9 L topologies. Section 3 describes PWM strategy applied to the proposed inverter. Efficiency calculations and thermal analysis are carried out in Section 4. The simulation and experimental results are brought in Section 5 in order to prove the feasibility and effectiveness of the presented topology. Eventually, conclusions are presented in Section 6.

2. Analysis of the Proposed Nine-Level Inverter

2.1. Circuit Description

Figure 1 depicts the proposed switched-capacitor based inverter with the potential of generating a 9 L staircase waveform ($\pm 2V_{IN}$, $\pm 3V_{IN}/2$, $\pm V_{IN}$, $\pm V_{IN}/2$ and 0). As demonstrated in Figure 1, it comprises twelve power switches, two capacitors ($C_1$, $C_2$), and only one input DC source with the advantage of regenerative capability. The output voltage can be boosted up to $2V_{IN}$ by connecting the input source with pre-charged capacitors in series. It should be underscored that the blocking voltage of all switches employed in the proposed inverter is equal to the input DC source (i.e., $V_{IN}$), with the exception of $S_7$, $S_8$, and $S_{12}$ which block only half the $V_{IN}$. In other words, it generates a bipolar output voltage without using end-side H-bridge. This ability is considered a beneficial feature of the proposed circuit since the lower switch voltage rating, the cheaper switch.

The working principle of the proposed inverter is illustrated in Figure 2. As can be observed, $C_1$ and $C_2$ are charged up to $V_{IN}/2$ by turning $S_3$ and $S_4$ on during 0 and $\pm V_{IN}$ levels. Then, the capacitors are connected in parallel at $\pm V_{IN}/2$ and $\pm 3V_{IN}/2$ levels. Thereby, the voltage across them
is balanced. Finally, they are discharged across the load during $\pm V_{IN}/2$ and $\pm 2V_{IN}$ levels. Relying on this simple switching plan, the proposed inverter does not require any external balancer circuit.

Figure 1. The proposed 9 L topology.

![Switching states diagram](image)

Figure 2. Switching states of the proposed inverter, (a) $+2V_{IN}$, (b) $+3V_{IN}/2$, (c) $+V_{IN}$, (d) $+V_{IN}/2$, (e) 0; (f) $-V_{IN}/2$, (g) $-V_{IN}$, (h) $-3V_{IN}/2$, (i) $-2V_{IN}$.

2.2. Comparative Assessment

Table 1 compares the presented circuit with other recently-introduced topologies in terms of the number of required semiconductors/DC sources and switches voltage rating. As observed from the table, ref. [14] the proposed circuit employs the least number of switches and capacitors compared to the other ones. These minimizations result in simpler control and a higher degree of compactness. Apart from this, the table depicts a fourfold increase in the number of required DC power supplies for [14] and conventional CHB, while the others and proposed inverter utilize only one DC source.

Applying switches with lower PIV is also a distinct advantage of the proposed inverter. In other words, it enjoys the lowest level of TSV. To prove this, the number of employed IGBTs with the same voltage rating for each structure is presented in the following table. For instance, the proposed 9 L
The proposed inverter needs nine and three switches with the PIV of $1V_{IN}$ and $V_{IN}/2$ respectively, while [13] requires nineteen IGBTs with the voltage ratings of $V_{IN}$. Thereby, the proposed inverter can be an acceptable alternative to the topologies listed in Table 1.

### Table 1. Comparison of the proposed topology with other recently presented inverters.

<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>Level</td>
<td>9</td>
<td>9</td>
<td>9</td>
<td>9</td>
<td>7</td>
<td>9</td>
</tr>
<tr>
<td>Switch</td>
<td>16</td>
<td>13</td>
<td>12</td>
<td>19</td>
<td>10</td>
<td>16</td>
</tr>
<tr>
<td>Capacitor</td>
<td>3</td>
<td>4</td>
<td>3</td>
<td>-</td>
<td>2</td>
<td>2</td>
</tr>
<tr>
<td>DC source</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>4</td>
<td>1</td>
<td>1</td>
</tr>
</tbody>
</table>

$N \times PIV$ $16 \times V_{IN}$ $4 \times 4V_{IN}$ $4 \times 4V_{IN}$ $4 \times 4V_{IN}$ $2 \times 3V_{IN}$ $4 \times V_{IN}$ $9 \times V_{IN}$ $9M \times V_{IN}$ $3M \times V_{IN}/2$

TSV $16V_{IN}$ $25V_{IN}$ $24V_{IN}$ $19V_{IN}$ $26V_{IN}$ $16V_{IN}$ $21V_{IN}/2$ $M \times (21V_{IN}/2)$

$M^*$: Number of cascaded modules.

Furthermore, the single-source topologies are also compared in terms of total implementation cost (see Table 2). It should be noted that CHB and [14] are not considered in the cost-comparative analysis since they require four DC power supplies. For a fair comparison, power rating (i.e., volt/ampere rating) of all the MLIs are assumed to be equal to 5 kW/30.7 A. Moreover, a 50% voltage rating margin is considered for the selection of switches and capacitors. It is observed from Table 2 that the proposed inverter requires the least implementation cost compared to the other ones.

### Table 2. Price Comparison of the Single-Source MLIs.

<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>MOSFETs</td>
<td>STW40NF20</td>
<td>200</td>
<td>3.53</td>
<td>9</td>
<td>8</td>
<td>19</td>
<td>-</td>
<td>3</td>
</tr>
<tr>
<td></td>
<td>SUP40N25-60-E3</td>
<td>250</td>
<td>4.43</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>16</td>
<td>9</td>
</tr>
<tr>
<td></td>
<td>FQL40N50</td>
<td>450</td>
<td>7.73</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
</tr>
<tr>
<td></td>
<td>SHG47N60AEGF3</td>
<td>600</td>
<td>7.82</td>
<td>4</td>
<td>4</td>
<td>-</td>
<td>-</td>
<td>-</td>
</tr>
<tr>
<td>Capacitors</td>
<td>E32D151HPN7472TEE3M</td>
<td>150</td>
<td>23.00</td>
<td>3</td>
<td>2</td>
<td>4</td>
<td>-</td>
<td>2</td>
</tr>
<tr>
<td></td>
<td>B43713F2478M000</td>
<td>250</td>
<td>39.39</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>2</td>
<td>-</td>
</tr>
<tr>
<td></td>
<td>ALS31A472NF380</td>
<td>350</td>
<td>48.83</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
</tr>
<tr>
<td>Gate driver</td>
<td>IRS21271SPBF</td>
<td>-</td>
<td>1.34</td>
<td>13</td>
<td>12</td>
<td>19</td>
<td>14</td>
<td>12</td>
</tr>
<tr>
<td>Total cost</td>
<td></td>
<td></td>
<td>149.47</td>
<td>219.26</td>
<td>184.53</td>
<td>168.42</td>
<td>112.54</td>
<td></td>
</tr>
</tbody>
</table>

$M^*$: Number of cascaded modules.

### 3. Multicarrier PWM Strategy

Therein, phase disposition PWM technique is applied to control each IGBT of the proposed topology. To do this, eight triangular carriers ($V_{t1}$ to $V_{t8}$) arranged with shifts in amplitudes are required (see Figure 3a). It should be noted that they are the same in amplitude ($A_t$), frequency ($f_t$) and phase [16,17]. The carriers are compared to a reference waveform ($V_{ref}$) which results in generating appropriate fire pulses for all switches. For instance, $S_{11}$ is turned on when $V_{ref} > V_{t1}$ or $V_{t2} < V_{ref} < V_{t1}$ or $V_{t8} < V_{ref} < V_{t7}$ or $V_{ref} < V_{t8}$. In other words, $S_{11}$ must be turned on when $S_1$: ON, $S_2$: OFF (or $S_2$: ON, $S_3$: ON, $S_3$: OFF), which can be observed in Figure 2. Similarly, $S_{12}$ is turned on when $V_{ref} > V_{t1}$ or $V_{t3} < V_{ref} < V_{t2}$ or $V_{t5} < V_{ref} < V_{t4}$ or $V_{ref} < V_{t6}$ or $V_{ref} < V_{t8}$. In other words, $S_{12}$ must be turned on when $S_7$ and $S_8$ are OFF (see Figure 2). Further clarification concerning switching strategy is brought up in Figure 3b and Table 3.
Figure 3. (a) PWM technique, (b) Logic schematic.

Table 3. On-State IGBTs for Each Level.

<table>
<thead>
<tr>
<th>Relationship between the Carriers and V&lt;sub&gt;ref&lt;/sub&gt;</th>
<th>ON-State IGBTs</th>
<th>Levels</th>
</tr>
</thead>
<tbody>
<tr>
<td>V&lt;sub&gt;ref&lt;/sub&gt; &gt; V&lt;sub&gt;t1&lt;/sub&gt;</td>
<td>S&lt;sub&gt;1&lt;/sub&gt;-S&lt;sub&gt;4&lt;/sub&gt;-S&lt;sub&gt;5&lt;/sub&gt;-S&lt;sub&gt;10&lt;/sub&gt;-S&lt;sub&gt;11&lt;/sub&gt;-S&lt;sub&gt;12&lt;/sub&gt;</td>
<td>+4V&lt;sub&gt;N&lt;/sub&gt;</td>
</tr>
<tr>
<td>V&lt;sub&gt;12&lt;/sub&gt; &lt; V&lt;sub&gt;ref&lt;/sub&gt; &lt; V&lt;sub&gt;t1&lt;/sub&gt;</td>
<td>S&lt;sub&gt;1&lt;/sub&gt;-S&lt;sub&gt;2&lt;/sub&gt;-S&lt;sub&gt;3&lt;/sub&gt;-S&lt;sub&gt;7&lt;/sub&gt;-S&lt;sub&gt;8&lt;/sub&gt;-S&lt;sub&gt;10&lt;/sub&gt;-S&lt;sub&gt;11&lt;/sub&gt;</td>
<td>+3V&lt;sub&gt;N&lt;/sub&gt;</td>
</tr>
<tr>
<td>V&lt;sub&gt;13&lt;/sub&gt; &lt; V&lt;sub&gt;ref&lt;/sub&gt; &lt; V&lt;sub&gt;t1&lt;/sub&gt;</td>
<td>S&lt;sub&gt;1&lt;/sub&gt;-S&lt;sub&gt;2&lt;/sub&gt;-S&lt;sub&gt;3&lt;/sub&gt;-S&lt;sub&gt;5&lt;/sub&gt;-S&lt;sub&gt;10&lt;/sub&gt;-S&lt;sub&gt;12&lt;/sub&gt;</td>
<td>+2V&lt;sub&gt;N&lt;/sub&gt;</td>
</tr>
<tr>
<td>V&lt;sub&gt;14&lt;/sub&gt; &lt; V&lt;sub&gt;ref&lt;/sub&gt; &lt; V&lt;sub&gt;t1&lt;/sub&gt;</td>
<td>S&lt;sub&gt;2&lt;/sub&gt;-S&lt;sub&gt;3&lt;/sub&gt;-S&lt;sub&gt;7&lt;/sub&gt;-S&lt;sub&gt;8&lt;/sub&gt;-S&lt;sub&gt;10&lt;/sub&gt;-S&lt;sub&gt;12&lt;/sub&gt;</td>
<td>+1V&lt;sub&gt;N&lt;/sub&gt;</td>
</tr>
<tr>
<td>V&lt;sub&gt;16&lt;/sub&gt; &lt; V&lt;sub&gt;ref&lt;/sub&gt; &lt; V&lt;sub&gt;t1&lt;/sub&gt;</td>
<td>S&lt;sub&gt;2&lt;/sub&gt;-S&lt;sub&gt;3&lt;/sub&gt;-S&lt;sub&gt;4&lt;/sub&gt;-S&lt;sub&gt;5&lt;/sub&gt;-S&lt;sub&gt;10&lt;/sub&gt;-S&lt;sub&gt;12&lt;/sub&gt;</td>
<td>0</td>
</tr>
<tr>
<td>V&lt;sub&gt;18&lt;/sub&gt; &lt; V&lt;sub&gt;ref&lt;/sub&gt; &lt; V&lt;sub&gt;t1&lt;/sub&gt;</td>
<td>S&lt;sub&gt;2&lt;/sub&gt;-S&lt;sub&gt;3&lt;/sub&gt;-S&lt;sub&gt;4&lt;/sub&gt;-S&lt;sub&gt;5&lt;/sub&gt;-S&lt;sub&gt;9&lt;/sub&gt;-S&lt;sub&gt;12&lt;/sub&gt;</td>
<td>-1V&lt;sub&gt;N&lt;/sub&gt;</td>
</tr>
<tr>
<td>V&lt;sub&gt;16&lt;/sub&gt; &lt; V&lt;sub&gt;ref&lt;/sub&gt; &lt; V&lt;sub&gt;t1&lt;/sub&gt;</td>
<td>S&lt;sub&gt;2&lt;/sub&gt;-S&lt;sub&gt;3&lt;/sub&gt;-S&lt;sub&gt;4&lt;/sub&gt;-S&lt;sub&gt;5&lt;/sub&gt;-S&lt;sub&gt;9&lt;/sub&gt;-S&lt;sub&gt;12&lt;/sub&gt;</td>
<td>-2V&lt;sub&gt;N&lt;/sub&gt;</td>
</tr>
<tr>
<td>V&lt;sub&gt;18&lt;/sub&gt; &lt; V&lt;sub&gt;ref&lt;/sub&gt; &lt; V&lt;sub&gt;t1&lt;/sub&gt;</td>
<td>S&lt;sub&gt;2&lt;/sub&gt;-S&lt;sub&gt;3&lt;/sub&gt;-S&lt;sub&gt;4&lt;/sub&gt;-S&lt;sub&gt;5&lt;/sub&gt;-S&lt;sub&gt;9&lt;/sub&gt;-S&lt;sub&gt;12&lt;/sub&gt;</td>
<td>-3V&lt;sub&gt;N&lt;/sub&gt;</td>
</tr>
<tr>
<td>V&lt;sub&gt;ref&lt;/sub&gt; &lt; V&lt;sub&gt;t1&lt;/sub&gt;</td>
<td>S&lt;sub&gt;2&lt;/sub&gt;-S&lt;sub&gt;3&lt;/sub&gt;-S&lt;sub&gt;4&lt;/sub&gt;-S&lt;sub&gt;5&lt;/sub&gt;-S&lt;sub&gt;9&lt;/sub&gt;-S&lt;sub&gt;12&lt;/sub&gt;</td>
<td>-4V&lt;sub&gt;N&lt;/sub&gt;</td>
</tr>
</tbody>
</table>
4. Loss Distribution and Thermal Modeling

4.1. Power Loss Analysis

The power loss for a multilevel inverter is composed of three parts including $P_C$, $P_S$ and $P_R$ which are elaborated as follows:

4.1.1. Conduction Loss ($P_C$)

$P_C$ is caused by parasitic resistance (i.e., ON-state resistance of the switch ($R_S$) and its parallel diode ($R_D$), capacitor internal resistance ($R_C$)) involved in the current paths [18]. Table 4 shows the equivalent value of the parasitic resistance ($R_{eq}$) existing in each voltage level. It should be noted that in the present work $R_S$, $R_D$, and $R_C$ are considered equal to 0.27 Ω, 0.05 Ω, and 0.03 Ω, respectively.

<table>
<thead>
<tr>
<th>Output Level</th>
<th>$R_{eq}$ (Ω)</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>2$R_S + 2R_D = 0.64$</td>
</tr>
<tr>
<td>±$V_{IN}/2$</td>
<td>3$R_S + 2R_D + R_C = 0.94$</td>
</tr>
<tr>
<td>±$V_{IN}$</td>
<td>3$R_S + R_D = 0.86$</td>
</tr>
<tr>
<td>±3$V_{IN}/2$</td>
<td>5$R_S + R_D + R_C = 1.43$</td>
</tr>
<tr>
<td>±$2V_{IN}$</td>
<td>6$R_S + 2R_C = 1.68$</td>
</tr>
</tbody>
</table>

If $|V_{ref}| < A_t$, the output voltage switches between 0 and $+V_{IN}/2$ (see Figure 3a). Consequently, the output current passes through two switches and two diodes (three switches, two diodes, and one capacitor) during 0 ($+V_{IN}/2$ level, as depicted in Table 4. In this case, the energy dissipated within $0 < t < t_1$ ($t_6 < t < t_7$ or $t_{12} < t < 2\pi$) is attained by Equation (1) in which $A_t$, $A_{ref}$, and $f_{ref}$ are considered equal to 0.25, 0.9, and 50 Hz, respectively. Moreover, $t_1$ is calculated as follows:

$$E_{0 \& V_{IN}/2} = \int_0^{t_1} \left| I_{load} \sin \left(2\pi f_{ref}t\right) \right|^2 \times \left[ (3R_S + 2R_D + R_C) \frac{A_{ref} \sin (2\pi f_{ref}t)}{A_t} + (2R_S + 2R_D) (1 - \frac{A_{ref} \sin (2\pi f_{ref}t)}{A_t}) \right] dt$$ (1)

$$t_1 = \frac{\sin^{-1} \left( \frac{A_t}{A_{ref}} \right)}{2\pi f_{ref}} = \frac{\sin^{-1} \left( \frac{0.25}{0.9} \right)}{100\pi} = 9 \times 10^{-4} \text{ sec.}$$ (2)

Similarly, the energy losses that occurred in other time intervals are calculated by Equations (3)–(8).

$$E_{V_{IN}/2 \& V_{IN}} = \int_{t_1}^{t_2} \left| I_{load} \sin \left(2\pi f_{ref}t\right) \right|^2 \times \left[ (3R_S + 2R_D + R_C) \frac{A_{ref} \sin (2\pi f_{ref}t)}{A_t} - A_t + (3R_S + 2R_D + R_C) \left(1 - \frac{A_{ref} \sin (2\pi f_{ref}t)}{A_t}\right) \right] dt$$ (3)

$$t_2 = \frac{\sin^{-1} \left( \frac{2A_t}{A_{ref}} \right)}{2\pi f_{ref}} = \frac{\sin^{-1} \left( \frac{0.5}{0.9} \right)}{100\pi} = 1.87 \times 10^{-3} \text{ sec.}$$ (4)

$$E_{V_{IN} \& 3V_{IN}/2} = \int_{t_2}^{t_3} \left| I_{load} \sin \left(2\pi f_{ref}t\right) \right|^2 \times \left[ (5R_S + R_D + R_C) \frac{A_{ref} \sin (2\pi f_{ref}t)}{A_t} - 3A_t + (3R_S + 2R_D + R_C) \left(1 - \frac{A_{ref} \sin (2\pi f_{ref}t)}{A_t}\right)\right] dt$$ (5)

$$t_3 = \frac{\sin^{-1} \left( \frac{3A_t}{A_{ref}} \right)}{2\pi f_{ref}} = \frac{\sin^{-1} \left( \frac{0.75}{0.9} \right)}{100\pi} = 3.1 \times 10^{-3} \text{ sec.}$$ (6)

$$E_{3V_{IN}/2 \& V_{IN}} = \int_{t_3}^{t_4} \left| I_{load} \sin \left(2\pi f_{ref}t\right) \right|^2 \times \left[ (6R_S + 2R_C) \frac{A_{ref} \sin (2\pi f_{ref}t)}{A_t} - 3A_t + (5R_S + R_D + R_C) \left(1 - \frac{A_{ref} \sin (2\pi f_{ref}t)}{A_t}\right)\right] dt$$ (7)

$$= 0.0051 \times \left( \frac{V_{ref}}{V_{IN}} \right)^2$$
Due to quarter-wave symmetry of the output voltage, the total conduction loss for the proposed 9 L topology is:

\[
P_{C} = \left( 4E_{0} & V_{IN}/2 + 4E_{V_{IN}/2} & V_{IN} + 4E_{V_{IN} & 3V_{IN}/2} + 2E_{3V_{IN}/2} & 2V_{IN} \right) \times f_{ref} = 0.69 \times \left( \frac{P_{out}}{V_{IN}} \right)^{2}
\]  

4.1.3. Power Loss Generated by Capacitor Voltage Ripple (\(P_{C}\))

The overlap of switch voltage and current during rise and fall times (i.e., \(t_{on}\) and \(t_{off}\)) leads to \(P_{S}\), which is highly proportional to the \(f_{s}\). The turn-on and turn-off power loss of the switch \(S\) are attained by [19]:

\[
P_{S, on} = f_{S} \int_{0}^{t_{on}} v_{S}(t) i_{S}(t) dt = f_{S} \int_{0}^{t_{on}} \left( \frac{V_{IN}}{t_{on}} (t) \left(-\frac{i_{on}}{t_{on}}(t - t_{on}) \right) \right) dt = \frac{1}{6} f_{S} V_{IN} t_{on}^{2} t_{on}
\]  

\[
P_{S, off} = f_{S} \int_{0}^{t_{off}} v_{S}(t) i_{S}(t) dt = f_{S} \int_{0}^{t_{off}} \left( \frac{V_{IN}}{t_{off}} (t) \left(-\frac{i_{off}}{t_{off}}(t - t_{off}) \right) \right) dt = \frac{1}{6} f_{S} V_{IN} t_{off}^{2} t_{off}
\]

In which \(I_{S, on}(I_{S, off})\) is the switch current after (before) turning on (off). Considering \(t_{on} = t_{off} = 58\) ns and \(f_{s} = 4\) kHz, \(P_{S}\) for all the switches is obtained as follows:

\[
P_{S_{j, on}} = P_{S_{j, off}} = \frac{1}{6} \times 4 \times 10^{3} \times V_{IN} \times \frac{I_{Load}}{\pi} \times 58 \times 10^{-9} = 6.15 \times 10^{-6} \times P_{out}, j = 1, 2, 9, 10, 11
\]

\[
P_{S_{j, on}} = P_{S_{j, off}} = \frac{1}{6} \times 4 \times 10^{3} \times V_{IN} \times \frac{I_{Load}}{\pi} \times 58 \times 10^{-9} = 12.3 \times 10^{-6} \times P_{out}, j = 3, 4, 5, 6
\]

\[
P_{S_{j, on}} = P_{S_{j, off}} = \frac{1}{6} \times \frac{1}{2} \times 4 \times 10^{3} \times V_{IN} \times \frac{I_{Load}}{\pi} \times 58 \times 10^{-9} = 3.07 \times 10^{-6} \times P_{out}, j = 7, 8
\]

\[
P_{S_{12, on}} = P_{S_{12, off}} = \frac{1}{6} \times \frac{1}{2} \times 4 \times 10^{3} \times 2V_{IN} \times \frac{I_{Load}}{\pi} \times 58 \times 10^{-9} = 3.07 \times 10^{-6} \times P_{out}
\]

Consequently, the total switching loss for the presented 9 L inverter is calculated by:

\[
P_{S} = \sum_{j=1}^{N_{switch}} (P_{S_{j, ON}} + P_{S_{j, OFF}}) = 178 \times 10^{-6} \times P_{out}
\]  

4.1.3. Power Loss Generated by Capacitor Voltage Ripple (\(P_{R}\))

\(P_{R}\) is due to the voltage difference between the capacitor and input DC source during the charging periods. Generally, the maximum discharging value of each capacitor in a switched-capacitor circuit is attained by [13,18]:

\[
\Delta Q_{C} = \frac{t_{d}}{t_{c}} \int_{t_{c}}^{t_{d}} I_{Load} \sin(2\pi f_{ref} t) dt
\]  

where \([t_{c}, t_{d}]\) is the discharging interval of each capacitor. According to Figures 2a and 3a, the maximum discharging period of \(C_{1}\) (or \(C_{2}\)) is equal to \([t_{3}, t_{4}]\). Thus, considering maximum acceptable voltage drop across \(C_{1}\) (or \(C_{2}\)) equal to \(\Delta V_{ripple}\), the capacitance of each capacitor is calculated by [13,18]:

\[
C \geq \frac{\Delta Q_{C}}{\Delta V_{ripple} \times 0.5V_{IN}}
\]
For example, considering $P_{\text{out}} = 1.4$ kW ($I_{\text{Load}} = 7$ A, $V_{\text{IN}} = 200$ V) and $\Delta V_{\text{ripple}} = 10\%$, the capacitances for the proposed inverter are obtained as follows:

$$C_1 = C_2 = \frac{0.00686}{0.0031} \times \frac{7 \times \sin(100\pi t)dt}{0.1 \times 100} = \frac{0.024}{10} = 2400 \mu F$$

(19)

It also should be noted that nominal voltage of the capacitors is equal to $V_{\text{IN}}/2$ (see Figure 2). Consequently, $P_R$ for the proposed topology is attained as follows:

$$P_R = \frac{I_{\text{out}}}{2} \left( \sum_{i=1}^{2} C_i (\Delta V_{\text{ripple}} \times 0.5V_{\text{IN}}) \right) = 50 \times \left( \frac{0.00686}{0.0031} \int_{0}^{7} \sin(100\pi t)dt \times \Delta V_{\text{ripple}} \times 0.5V_{\text{IN}} \right) = 0.088 \times \Delta V_{\text{ripple}} \times P_{\text{out}}$$

(20)

Therefore, considering Equations (9), (16), and (20), the efficiency is calculated by Equation (21).

$$\eta = \frac{P_{\text{out}}}{P_{\text{in}}} = \frac{P_{\text{out}}}{P_{\text{out}} + P_{\text{C}} + P_{\text{S}} + P_R}$$

(21)

Theoretical efficiency of the proposed inverter has been calculated at different output power and presented in Figure 4. It is observed that there is a marked rise in the efficiency by increasing the output power.

![Figure 4. Inverter efficiency at different power output.](attachment:image)

4.2. Thermal Model

Heat distribution through semiconductor components is caused by power loss, which leads to an increasing of $T_j$ [20]. This temperature, for safety reasons, should be monitored and kept within a specified range during the inverter operation. Figure 5a illustrates the thermal model implemented for a single semiconductor, in which the thermal impedance between junction and case ($Z_{\text{th}}$) is considered a four-layer foster network (see Figure 5b) [21,22]. It should be noted that $Z_c$ and $Z_s$ are the thermal impedances from the case to the heat sink and from the heat sink to the ambient, respectively. These are found on the manufacturer datasheet.
Modelling loss dissipation of the proposed 9 L inverter in MATLAB/Simulink yields the junction temperature of the power electronic devices [23–25]. Herein, T_a is considered equal to 40 °C and the PM75CLA060 switch produced by Mitsubishi Electric is chosen in the thermal estimation.

The estimated T_j of some power switches employed in the proposed inverter at 20 kW output power is illustrated in Figure 6. It can be observed that S_12 has the lowest T_j (approximately 43.9 °C), while this temperature approaches 46.7 °C for S_11.

5. Simulation and Experimental Results

Simulations have been conducted in MATLAB for steady-state and transient modes, as presented below. Figure 7 shows the inverter output voltage/current and capacitors voltage at resistive-inductive load (f = 4 kHz, C_1 = C_2 = 2300 µF, R = 100 Ω, L = 100 mH). These results confirm the flawless performance and self-balanced ability of the presented 9 L inverter. Moreover, the value of the input DC source is selected at 200 V. Thus, the capacitors and output voltages reach 100 V and 400 V,
respectively. The proposed topology has also been simulated under step change in the load, and the
results are presented in Figure 8. As can be observed, the voltage ripple across the capacitors rises
promptly from 3.5% to 7.2% by decreasing the load impedance. Once again, these figures verify the
inherent capacitor voltage balancing ability during inverter operation.

Figure 9 shows the voltage waveforms across some power switches employed in the proposed
topology. It is clear that $S_3$, $S_5$, and $S_{11}$ (also $S_1$, $S_2$, $S_4$, $S_6$, $S_9$ and $S_{10}$) must withstand voltages equal to
the input DC source (i.e., 200 V). Other switches ($S_7$, $S_8$ and $S_{12}$), however, block voltages equal to half
the input DC source (i.e., 100 V). To sum up, unlike topologies with end side H-bridge, none of the
switches required for the proposed inverter tolerate maximum output voltage (i.e., 400 V).

Furthermore, the effect of different modulation indexes and switching frequencies on the operation
of the proposed inverter is shown in Figure 10. It is observed that the inverter output voltage has
lower THD at higher modulation index (and higher switching frequency). Moreover, the fundamental
component of output voltage is decreased at lower modulation index.

Figure 7. Operation of the presented model under constant load.
Figure 8. Operation of the presented model under sudden load reduction.

Figure 9. Voltages across the switches.
Furthermore, the effect of different modulation indexes and switching frequencies on the operation of the proposed inverter is shown in Figure 10. It is observed that the inverter output voltage has lower THD at higher modulation index (and higher switching frequency). Moreover, the fundamental component of output voltage is decreased at lower modulation index.

To validate the high performance of the proposed model, a low-power prototype of the proposed inverter has been implemented and tested. Accordingly, a Texas Instruments (TMS320F28335) fixed-point DSP control board generated gate pulses for employed switches (IRFP460 500 V/20 A). Moreover, the value of capacitances and input DC source are selected at 2300 µF and 140 V, respectively. Figure 11 illustrates the results obtained from the hardware implementation of the proposed inverter model under steady-state and transient operating conditions. These figures fully confirm the flawless performance of the proposed inverter.

**Figure 10.** The effect of (a) modulation index on the $V_{\text{Load}}$, (b) switching frequency on the $V_{\text{Load}}$.

To validate the high performance of the proposed model, a low-power prototype of the proposed inverter has been implemented and tested. Accordingly, a Texas Instruments (TMS320F28335) fixed-point DSP control board generated gate pulses for employed switches (IRFP460 500 V/20 A). Moreover, the value of capacitances and input DC source are selected at 2300 µF and 140 V, respectively. Figure 11 illustrates the results obtained from the hardware implementation of the proposed inverter model under steady-state and transient operating conditions. These figures fully confirm the flawless performance of the proposed inverter.
6. Conclusions

Herein, the operating principle of a new 9 L inverter has been discussed and confirmed experimentally. The comparative analysis depicted that the presented topology not only reduces the number of semiconductors/DC links required for generating a 9 L voltage waveform, but also employs IGBTs with lower PIV. These merits lead to a high compactness and cost reduction of the conversion system. Due to the intrinsic self-voltage balancing ability, there is no need for complex modulation methods. Thereupon, it enjoys simple control and implementation. Furthermore, the theoretical efficiency demonstrated that the presented configuration has higher efficiency by increasing output power (up to 2000 W). Eventually, the feasibility and effectiveness of the proposed model was verified by the simulation and experimental results.

Author Contributions: All authors contributed equally to this work and all authors have read and approved the final manuscript.

Funding: This research received no external funding.

Conflicts of Interest: The authors declare no conflicts of interest.

Figure 11. Output voltage/current under, (a) constant load; (b) step change in the load.
Nomenclature

MLIs Multilevel inverters
CHB Cascaded H-bridge
NPC Neutral point clamped
FC Flying capacitor
TSV Total standing voltage (V)
PIV Peak inverse voltage (V)
PWM Pulse width modulation
DSP Digital signal processor

\[ V_{IN} \text{ and } I_{IN} \] Input voltage (V) and current (A) of the inverter
\[ V_{Load} \text{ and } I_{Load} \] Maximum load voltage (V) and current (A)
\[ V_t \] Triangular carrier of the PWM modulation
\[ V_{ref} \] Reference waveform of the PWM modulation
\[ V_S \text{ and } I_S \] Voltage (V) and current (A) of the switch S
\[ \Delta V_{ripple} \] Voltage ripple across each capacitor (V)
\[ \Delta Q_C \] Maximum discharging value of the capacitor C
\[ N \] Number of power switches with the same PIV
\[ M \] Number of cascaded modules
\[ A_t \text{ and } f_t \] Amplitude and frequency of the triangular carriers \((V_t)\)
\[ A_{ref} \text{ and } f_{ref} \] Amplitude and frequency of the reference waveform \((V_{ref})\)
\[ P_C \] Conduction loss (W)
\[ P_S \] Switching loss (W)
\[ P_R \] Power loss caused by capacitor voltage ripple (W)
\[ P_{S,\text{on}} \text{ and } P_{S,\text{off}} \] Turn-on and turn-off power loss of the switch S (W)
\[ P_{out} \] Inverter output power (W)
\[ R_S \text{ and } R_D \] ON-state resistance of the switch S and its parallel diode (Ω)
\[ R_C \] Capacitor internal resistance (Ω)
\[ R_{eq} \] Equivalent value of the parasitic resistance in each voltage level (Ω)
\[ R \text{ and } L \] Resistance (Ω) and inductance (H) of the load
\[ t_{on} \text{ and } t_{off} \] Rise and fall times of the switch S (s)
\[ f_S \] Switching frequency (Hz)
\[ T_j \] Semiconductor junction temperature (°C)
\[ T_c \] Semiconductor case temperature (°C)
\[ T_s \] Heat sink temperature (°C)
\[ T_a \] Ambient temperature (°C)
\[ Z_{th} \] Thermal impedance between junction and case of the semiconductor
\[ Z_C \] Thermal impedance between semiconductor case and its heat sink
\[ Z_s \] Thermal impedance between heat sink and ambient

References


© 2019 by the authors. Licensee MDPI, Basel, Switzerland. This article is an open access article distributed under the terms and conditions of the Creative Commons Attribution (CC BY) license (http://creativecommons.org/licenses/by/4.0/).