# Northumbria Research Link

Citation: Chiang, Ming-Feng, Ghassemlooy, Zabih, Ng, Wai Pang, Le Minh, Hoa and Abd El Aziz, Ahmad (2008) An ultrafast 1 x M all-optical WDM packet-switched router based on the PPM header address. In: 6th Symposium on Communication Systems, Networks and Digital Signalling Processing (CSNDSP 2008), 25 July 2008, Graz, Austria.

URL:

This version was downloaded from Northumbria Research Link: https://nrl.northumbria.ac.uk/id/eprint/377/

Northumbria University has developed Northumbria Research Link (NRL) to enable users to access the University's research output. Copyright © and moral rights for items on NRL are retained by the individual author(s) and/or other copyright owners. Single copies of full items can be reproduced, displayed or performed, and given to third parties in any format or medium for personal research or study, educational, or not-for-profit purposes without prior permission or charge, provided the authors, title and full bibliographic details are given, as well as a hyperlink and/or URL to the original metadata page. The content must not be changed in any way. Full items must not be sold commercially in any format or medium without formal permission of the copyright holder. The full policy is available online: <a href="http://nrl.northumbria.ac.uk/policies.html">http://nrl.northumbria.ac.uk/policies.html</a>

This document may differ from the final, published version of the research and has been made available online in accordance with publisher policies. To read and/or cite from the published version of the research, please visit the publisher's website (a subscription may be required.)





# An Ultrafast 1 x M All-optical WDM Packet-Switched Router based on the PPM Header Address

M. F. Chiang<sup>1</sup>, Z. Ghassemlooy<sup>1</sup>, W. P. Ng<sup>1</sup>, H. Le Minh<sup>2</sup>, and A. Abd El Aziz<sup>1</sup>

 <sup>1</sup> Optical Communications Research Group School of Computing, Engineering and Information Sciences Northumbria University, Newcastle upon Tyne, UK
<sup>2</sup> Department of Engineering Science, University of Oxford, UK Email: <u>ming-feng.chiang@unn.ac.uk</u>, <u>fary.ghassemlooy@unn.ac.uk</u>, <u>wai-pang.ng@unn.ac.uk</u>, <u>Hoa.le-minh@eng.ox.ac.uk</u> , <u>ahmed.shalaby@unn.ac.uk</u>
Phone: +44 (0)191 227 4902, Fax: +44 (0)191 227 3684

**Abstract:** This paper presents an all-optical  $1 \ge M$ WDM router architecture for packet routing at multiple wavelengths simultaneously, with no wavelength conversion modules. The packet header address adopted is based on the pulse position modulation (PPM) format, thus enabling the use of only a singlebitwise optical AND gate for fast header address correlation. It offers multicast as well as broadcast capabilities. It is shown that a high speed packet routing at 160 Gb/s can be achieved with a low channel crosstalk (CXT) of ~ -27 dB at a channel spacing of greater than 0.4 THz and a demultiplexer bandwidth of 500 GHz.

**Keywords:** Wavelength division multiplexing, packet switching, pulse position modulation, address correlation, symmetric Mach-Zehnder, optical switch.

## 1. Introduction

The rapidly increasing Internet traffic together with a high digital resolution video broadcasting (videoon-demand) requires access to an ultrahigh speed optical communication networks. All-optical packet switched networks [1, 2] offering flexibility and capability to deal with the bursty traffic is one solution to deal with the increasing demand for bandwidth. However, to fully utilize the potential of such networks, packet header processing and routing decision should be carried out in the optical domain rather than in the electrical domain to avoid the speed bottleneck imposed by the slow response of currently available electronic devices. Recently developed ultra high-speed Boolean logic gates (such as AND, OR and XOR) operating above 40 Gb/s have become the key enabling technology for realising all-optical routers [3-5]. At present, packet header recognition is carried out by sequentially correlating the incoming packet header address with every entry of a local routing table. For a small size network with reasonable size routing table sequential correlation is viable in terms of processing speed and both implementation complexity. However, for a large size network with a very large size routing table of hundreds or thousands of entries, the cost, complexity and processing time does become a real issue. The latter will lead to a noticeable increase in the packet processing time at every router, which could be significantly reduced by a non-conventional signal formatting. In [6] PPM header processing (PPM-HP) scheme has been used to convert both the header address and routing table entries from a return-to-zero (RZ) format to a PPM format for a single wavelength routing system. Here for the first time we propose a WDM based all-optical router employing the PPM-HP. The advantages of this scheme are (i) significantly



Figure 1: An optical packet with the PPM header address

reduced routing table entries, where each entry contains more than one PPM based header address, (ii) considerably reduced correlation processing time by using merely a single bitwise AND gate instead of a large number of gates with a low response-time, (iii) offering multiple transmitting modes (unicast, multi-cast and broadcast) embedded in optical layer, (iv) less complexity due to exclusion of the PPM address conversion module [7], and (v) using fewer components compared with the existing all-optical routing employing wavelength conversions [8-10] and alloptical flip-flops [11, 12]. The paper is organized as follows: after introduction, the correlation principle as well the PPM-HP node architecture is outlined in Section 2. The WDM router architecture incorporating PPM header address format is described in Section 3. Simulations results and discussion of the proposed WDM router are presented in Section 4. Finally, Section 5 will conclude the paper.

# 2. **PPM Routing Table (PPRT)**

A typical packet is composed of a header (clock and address) and payload bits. The clock signal is normally one bit and is used for synchronization within the router. In [6] both the header address and the routing table entries are based on the PPM format has been proposed as an alternative to the conventional non-return-to-zero (NRZ) and RZ signal formats [7]. A PPM based header address is composed of  $2^N$  time slots  $T_s$  and a pulse of  $\leq T_s$ duration, where N is the input address bit resolution. The position of the pulse corresponds to the target address decimal metric, see Figure 1. For example, a target address of "0011" with a decimal value of 3 is represented in a PPM format as "000100000000000". It has been shown that PPM based routing scheme improves address correlation time compared with the conventional routing tables [6].

Table 1: The conventional and PPM based routing tables

| Touring mores   |        |                               |  |  |
|-----------------|--------|-------------------------------|--|--|
| Address         | Output | PPRT entries with 16 slots    |  |  |
| patterns        | Port   |                               |  |  |
| (N=4)           | (M=3)  |                               |  |  |
|                 |        |                               |  |  |
| 0000            |        | E1                            |  |  |
| $0 \ 0 \ 0 \ 1$ |        | Decimal                       |  |  |
| 0100            |        | values 01 4 9 11 15           |  |  |
| $1 \ 0 \ 0 \ 1$ | 1      |                               |  |  |
| $1 \ 0 \ 1 \ 1$ |        | DDM                           |  |  |
| $1\ 1\ 1\ 1$    |        | pulses                        |  |  |
|                 |        |                               |  |  |
| 0000            |        | E <sub>2</sub>                |  |  |
| 0010            |        | -<br>Desimal                  |  |  |
| 0110            |        | values 0 2 6 7 1314           |  |  |
| 0111            | 2      |                               |  |  |
| $1\ 1\ 0\ 1$    |        |                               |  |  |
| $1\ 1\ 1\ 0$    |        | pulses                        |  |  |
|                 |        |                               |  |  |
| 0000            |        | F <sub>2</sub>                |  |  |
| $0 \ 0 \ 0 \ 1$ |        | 23                            |  |  |
| 0011            |        | Decimal                       |  |  |
| 0101            | 3      | values 01 3 5 8 10 12         |  |  |
| 1000            |        |                               |  |  |
| 1010            |        | PPM                           |  |  |
| 1100            |        | pulses where he have a second |  |  |
|                 |        |                               |  |  |

Table 1 illustrates a routing table for a traditional 4-bit binary address, where 16 possible addresses are grouped into M groups based on the intended target output ports. Here M = 3 representing the number of output ports. The 3<sup>rd</sup> column shows the PPRT entries  $E_m$  (m = 1, 2, ...M) of length  $2^N \times T_s$  for each group. Note that the number of entries is reduced from 16 to 3 compared to the conventional RT, thus resulting in a reduced header address correlation time. A packet header address matching one or more patterns in a group can be switched to more than one output ports. At a very high bit rate  $R_b$  (in this case 160 Gb/s) generating a PPM pulse with an ultra short  $T_s$  is a challenging task, therefore here we kept  $T_s$  to be equal to  $T_b = 6.25$ ps.

## 3. WDM Router Architecture

Figure 2 shows a block diagram of a  $1 \times M$  WDM architecture composed of router а  $1 \times L$ L PPM-HPs, and demultiplexer. M $L \times 1$ multiplexers, where L is the number of wavelengths. At the input, WDM packets at multiple-wavelengths ( $\lambda_1$ ,  $\lambda_2$  ... and  $\lambda_L$ ) are fed into a bank of PPM-HP modules via a WDM demultiplexer. Packets with the PPM format header address at specific wavelengths are processed at the PPM-HP modules before being



Figure 2: The WDM router architecture for L = 2 and M = 3

broadcasted to all  $L \times 1$  multiplexers. In contrast to existing schemes this architecture uses fewer number of laser sources since there is no need for wavelength conversion modules.

Figure 3 illustrate a schematic block diagram of  $1 \times M$  PPM-HP module. It is composed of an asynchronous clock extraction module (CEM), a PPM header address extraction module (PPM-HEM), a PPM routing table (PPRT), AND gates, a number of fibre delay lines (FDLs), a number of symmetric Mach-Zehnder based all-optical switches (OS), and an OS control module (OSC). The incoming optical packet  $P_{in}(t)_{\lambda i}$  is applied via 1×3 splitter to the CEM, PPM-HEM and OS with the delays of 0,  $\tau_{CEM}$  (required time for the clock extraction) and  $\tau_{tot}$  (total required time for PPM address correlation), respectively.  $\tau_{CEM}$  and  $\tau_{tot}$  are the delayed required for clock extraction and PPM address correlation, respectively. The CEM, PPM-HEM and PPRT modules configurations are the same as those adopted in [6]. The extracted clock signal c(t) and its delayed version  $\alpha c(t - \tau_{PPRT})$  are applied to the PPM-HEM and PPRT, respectively.  $\alpha$  is the 1×3 splitting coefficient. A PPRT is constructed by applying the delayed clock signal



Figure 3: The schematic diagram of PPM-HP

| Fable 2: Simulation parameter | ers |
|-------------------------------|-----|
|-------------------------------|-----|

|                               | -                                                      |  |
|-------------------------------|--------------------------------------------------------|--|
| Parameter and description     | Value                                                  |  |
| Data packet bit rate $-1/T_b$ | 160 Gb/s                                               |  |
| Packet payload length         | 53 bytes (424 bits)                                    |  |
| Wavelength 1 $(f_1)$          | 1552.52 nm (193.1 THz)                                 |  |
| Wavelength 2 $(f_2)$          | 1544.52 nm (194.1 THz)                                 |  |
| Data pulse width - FWHM       | 2 ps                                                   |  |
| PPM slot duration $T_s(=T_b)$ | 6.25 ps                                                |  |
| Average transmitted power Pin | 2 mW                                                   |  |
| Optical bandwidth             | 500 GHz                                                |  |
| Splitting factor a            | 0.25                                                   |  |
| Number of control pulses      | 60                                                     |  |
| Average control pulse power   | 10 mW                                                  |  |
| Inject current to SOA         | 150 mA                                                 |  |
| SOA length                    | 500 µm                                                 |  |
| SOA width                     | 3 x 10 <sup>-6</sup> m                                 |  |
| SOA height                    | 80 x 10 <sup>-9</sup> m                                |  |
| SOA n <sub>sp</sub>           | 2                                                      |  |
| Confinement factor            | 0.15                                                   |  |
| Enhancement factor            | 5                                                      |  |
| Differential gain             | $2.78 \text{ x } 10^{-20} \text{ m}^2$                 |  |
| Internal loss                 | 40 x 10 <sup>2</sup> m <sup>-1</sup>                   |  |
| Recombination constant A      | 1.43 x 10 <sup>8</sup> s <sup>-1</sup>                 |  |
| Recombination constant B      | 1.0 x 10 <sup>-16</sup> m <sup>3</sup> s <sup>-1</sup> |  |
| Recombination constant C      | 3.0 x 10 <sup>-41</sup> m <sup>6</sup> s <sup>-1</sup> |  |
| Carrier density transparency  | 1.4 x 10 <sup>24</sup> m <sup>-3</sup>                 |  |
| Initial carrier density       | 3 x 10 <sup>24</sup> m <sup>-3</sup>                   |  |

through a number of fibre delay lines as in [6]. The packet header address, in PPM format, at the output of the PPM-HEM is correlated with the PPRT entries using a bank of all-optical AND gates. The correlated output pulses are applied to the OS via OSC to ensure the input packet is delivered to the intended output port. If more than one PPM pulse is located at the same position in more than one (or all) PPRT entries, then the input packet is broadcasted to multiple outputs (i.e. multicast) or all outputs (i.e. broadcast), respectively.

#### 4. **Results and Discussion**

The proposed WDM router is simulated by using the Virtual Photonics simulation package (VPI<sup>TM</sup>). Table 2 shows the all main simulation parameters. Six WDM optical packets with addresses of #0, #1, #3, #6, #9, #14 (decimal values), and #0, #4, #7, #10, #13, #15 are transmitted at wavelengths of  $\lambda_1$ and  $\lambda_2$ , respectively. Packets are sequentially transmitted at 160 Gb/s with 1 ns inter-packet guard interval. Each packet is composed of a 1-bit clock, a 16-bit PPM address, and a 53-byte payload (ATM cell size) [13]. The time waveforms of six input WDM packets and their switched versions at the outputs are illustrated in Figure 4. Figure 4(a) shows the multiplexed and demultiplexed packets



Figure 4: (a) packets at the inputs of the WDM router and PPM-HP1&2 (the inset shows the power fluctuation observed at the input of PPM-HP1), (b) packets observed at the output 1 of the WDM router and PPM-HP1&2 (the inset shows the power fluctuation observed at the output 1 of PPM-HP1), (c) packets observed at the output 2 of the WDM router, PPM-HP1&2, and (d) packets observed at the output 3 of the WDM router and PPM-HP1&2



Figure 5: The channel crosstalk (CXT) observed at input of PPM-HP1&2 and output1 of PPM-HP1 & 2 against the channel spacing (the bandwidth of the WDM multiplexers and demultiplexer is 500 GHz)

waveforms at the input of the WDM router and PPM-HP1 & 2, respectively. The reason for pulses lower intensity being above the minimum level is due to a very narrow FWHM of 2 ps overlapping within a bit period of 6.25 ps. The overlap can be avoided by reducing the FWHM or the bit rate. Packets are switched to their corresponding output ports according to the PPRT in Table I. Packets at specific wavelengths observed at the outputs of the PPM-HP1&2 and the WDM ports are displayed in Figures 4(b), (c) and (d). The intensity overshot observed at the start of switched packets is due to the gain saturation of the SOA within the OS when injected with a packet stream, where the proceeding bits will experience a lower amplification gain. This can be minimized by decreasing the power of the input packet. There is a small intensity fluctuation of less than 0.3 dB with the packet stream as shown in the insets of Figures 4(a) and (b). Packet waveform with a larger intensity fluctuation may not be regenerated at the receiver employing a fixed threshold detector [14]. The intensity fluctuation can be further reduced by applying a series of control pulses to the OS to keep the switching window wide open to allow the entire packet to go through. Note that in Figures 4(b), (c) and (d), packets with addresses #0 and #1 are switched to all outputs (i.e. broadcast) and multiple outputs (i.e. multicast), respectively.

Channel crosstalk (*CXT*) is an important issue in DWDM core networks that will result in transmission and node functionality impairment [15], and is defined as:.

$$CXT = 10\log_{10}(P_{nt}/P_t) \tag{1}$$

where  $P_{nt}$  is the peak output signal power of all non-target channels (undesired wavelength) and  $P_t$ is the average output signal power of the target channel (desired wavelength). Two packets at  $\lambda_1$ (packet 1 with address #4) and  $\lambda_2$  (packet 2 with address #4) are sequentially applied to the input of the WDM router. The CXT observed at the input and output1 ports of PPM-HP1 & 2 for a range of channel spacing  $\Delta f = f_2 - f_1$  is depicted in Figure 5. For 1 THz >  $\Delta f$  > 0.8 THz,  $CXT_{input}$  is much lower than the CXT<sub>output</sub> and increasing linearly for  $\Delta f < \Delta f$ 0.8 THz. The CXT<sub>output</sub> level is constant at -27 dB for 1 THz >  $\Delta f$  > 0.4 THz and increasing exponentially for  $\Delta f < 0.4$  THz. Minimum level of CXT<sub>output</sub> is limited by the contrast ratio of the extracted clock signals from the CEM.

Note that the CXT<sub>output</sub> is much lower than the  $CXT_{input}$  for 0.8 THz >  $\Delta f$  > 0.4 THz. The improvement in the CXT at the outputs of the PPM-HP is explained as follow. Signal emerging from the demultiplexer at wavelengths other than the desired wavelength display a very power level (< 0.4 mW), thus not affecting the CEM, PPM-HEM and AND gates (i.e. generating no additional control pulses to switch the entire packet to the output port of the OS). Packet therefore is directed to the non-target output port (i.e. the absorber port) of the optical switch.

#### 4. Conclusions

The paper has presented an all-optical  $1 \times M$  router architecture for a WDM core network. The PPM format adopted for the packet header address and the routing table entries offers fast correlation time and avoids the speed limitation imposed by the non-linear element based optical AND gates. Simulation results obtained show that this router can operate at 160 Gb/s with 0.3 dB of power fluctuations observed at the output ports and a channel CXT of ~ -27 dB at a channel spacing of greater than 0.4 THz and a demultiplexer bandwidth of 500 GHz.

#### References

- [1] G. K. Chang, J. Yu, Y. K. Yeo, A. Chowdhury, Z. S. Jia, "Enabling technologies for next-generation optical packet-switching networks," *Proceedings of IEEE*, vol. 94, no. 5, pp. 892- 910, 2006.
- [2] E. T. Y. Liu, Z. Li, S. Zhang, M. T. Hill, J. H. C. van Zantvoort, F. M. Huijskens, H. de

Waardt, M. K. Smit, A. M. J. Koonen, G. D. Khoe, and H. J. S. Dorren, "Ultra-fast all-optical signal processing: toward optical packet switching," *Proceedings of SPIE*, vol. 6353, pp. 635312-1 - 635312-12, 2006.

- [3] Z. Li and G. Li, "Ultrahigh-speed reconfigurable logic gates based on fourwave mixing in a semiconductor optical amplifier," *IEEE Pho. Tech. Lett.*, vol. 18, no. 12, pp. 1341-1343, 2006.
- [4] H. Dong, H. Sun, Q. Wang, N. K. Dutta, and J. Jaques, "All-optical logic and operation at 80 Gb/s using semiconductor optical amplifier based on the Mach-Zehnder interferometer," *Micro. & Opti. Tech. Lett.*, vol. 48, no. 8, pp. 1672-1675, 2006.
- [5] H. Sun, Q. Wang, H. Dong, Z. Chen, N. K. Dutta, J. Jaques, and A. B. Piccirilli, "Alloptical logic XOR gate at 80 Gb/s using SOA-MZI-DI," *IEEE J. Quantum Electron.*, vol. 42, no. 8, pp. 747-751, 2006.
- [6] H. Le-Minh, Z. Ghassemlooy, and W. P. Ng., "Multiple-hop routing based on the pulse-position modulation header processing scheme in all-optical ultrafast packet switching network," *Proc GLOBECOM* 2006, San Francisco, USA, Nov. 2006.
- [7] M. F. Chiang, Z. Ghassemlooy, H. Le-Minh and W. P. Ng., "All-optical packet-switched routing based on pulse-position-modulated header," *Proc IASTED International Conferences on Wireless and Optical Communications (WOC 2007)*, Montreal, Canada, 2007.
- [8] P. Bernasconi, L. Zhang, W. Yang, N. Sauer, L. L. Buhl, J. H. Sinsky, I. Kang, S. Chandrasekhar, and D. T. Neilson, "Monolithically integrated 40-Gb/s switchable wavelength converter," *IEEE Light. Tech.*, vol. 24, no. 1, pp. 71-76, 2006.

- [9] A. Matsumoto, K. Nishimura, K. Utaka, and M. Usami, "Operational design on highspeed semiconductor optical amplifier with assist light for application to wavelength converters using cross-phase modulation," *IEEE J. Quantum Electron.*, vol. 42, no. 3, pp. 313-323, 2006.
- [10] E. T. Y. Liu, Z. Li, S. Zhang, H. d. Waardt, G. D. Khoe, and H. J. S. Dorren, "Error-free all-optical wavelength conversion at 160 Gb/s using a semiconductor optical amplifier and an optical bandpass filter," *IEEE Light. Tech.*, vol. 24, no.1, pp. 230-236, 2006.
- [11] R. Clavero, F. Ramos, J. M. Martinez, and J. Marti, "All-optical flip-flop based on a single SOA-MZI," *IEEE Pho. Tech. Lett.*, vol. 17, no. 4, pp. 843-845, 2005.
- [12] M. Takenaka, M. Raburn, and Y. Nakano, "All-optical flip-flop multimode interference bistable laser diode," *IEEE Pho. Tech. Lett.*, vol. 17, no. 5, pp. 968-970, 2005.
- [13] L. Angrisani, A. Baccigalupi, and G. D'Angiolo, "A frame-level measurement apparatus for performance testing of ATM equipment," Instrumentation and Measurement, *IEEE Transactions*, vol. 52, no. 1, pp. 20-26, 2003.
- [14] Y. Y. H. Nishizawa, Y. Shibata, and K. Habara, "10-Gb/s optical DPSK packet receiver proof against large power fluctuations," *IEEE Pho. Tech. Lett.*, vol. 11, no. 6, pp. 733-735, 1999.
- [15] R. C. R. Llorente, F. Ramos, and J. Marti, "Linear and nonlinear crosstalk evaluation in DWDM networks using optical Fourier transformers," *EURASIP Journal on Applied Signal Processing*, vol. 2005, no. 1, pp. 1593-1602, 2005.